# LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747 (631) 271-0400 FAX (631) 271-0405

# STEPPER MOTOR CONTROLLER

# FEATURES:

- Controls Bipolar and Unipolar motors
- Cost-effective replacement for L297
- Full, 1/2 step mode selected with mode input
- Direction control
- Reset input
- Step control input
- Enable input
- PWM chopper circuit for current control
- Two peak-current comparators with external reference input
- Step control frequency and duty cycle controlled by an external frequency source or by an internal crystal controlled oscillator (typically 8 MHz)
- All inputs and outputs TTL/CMOS compatible (TTL for 5V operation)
- 3V to 5.5V Operation (V<sub>DD</sub> V<sub>SS</sub>)
- LS7290 (DIP), LS7290-S (SOIC), LS7290-TS (TSSOP) See Figure 1.

#### **DESCRIPTION:**

The **LS7290** generates Phase Drive outputs and PWM outputs for controlling twophase Bipolar Motors or four-phase Unipolar Motors, respectively. The **LS7290** contains a mode controlled look-up table for generating the motor duty cycle drive sequences. There are four outputs which are used to drive two H-Bridges for the two motor windings in the Bipolar motor or the four driver transistors for the two centertapped windings in the Unipolar motor (Refer to Table 2). The **LS7290** can step a motor in full steps and half steps. The refresh rate is set using an internal oscillator controlled by a crystal or by use of an external input clock. Typical refresh rate is equal to 31.25kHz with the clock frequency set at 8MHz. Peak-current feedback control using pulse-width modulation is used in full-step or half-step modes. The chopper consists of a voltage comparator, flip-flop and external sense resistor. The internal oscillator sets the flip-flop and enables the INH1 and INH2 outputs at the beginning of each PWM cycle. Once the peak motor current causes the voltage across the sense resistors to reach the voltage set by VREF, the outputs are disabled until the next oscillator pulse. The VREF voltage sets the peak current in each motor winding.

# **INPUT/OUTPUT DESCRIPTION**

#### **RESET** Input

Active low. Resets the PWM table pointer to HOME position per Table 2 and brings INH1 and INH2 low. Upon power-up, a POR circuit also resets the PWM table pointer.

#### **ENABLE** Input

Active low. When high (inactive), brings PHA, PHB, PHC, PHD, INH1 and INH2 outputs low.

# **STEP** Input

Active low. A low-going pulse on this input causes the motor to advance one step.



July 2011

NOTE: Pins 2 and 3 are used for factory test and must be tied to ground.

# **FRD/RVRS** Input

A low input causes the motor to move in incremental steps in reverse direction per Table 2. A high input causes the motor to move in incremental steps in forward direction per Table 2. Switching directions can occur at any time.

# **MODE Input**

Defines the stepping modes as follows:

|                | MODE |
|----------------|------|
| full step mode | 0    |
| 1/2 step mode  | 1    |

Stepping mode can be changed at any time.

#### SENSE1 / SENSE2 Inputs

Inputs for motor winding current sense. A fractional-Ohm resistor connected in series with each of the H-Bridge drivers produce SENSE1 and SENSE2 voltages. These voltages are compared with VREF voltage input, for generating the PWM inhibit outputs.

#### VREF Input

External voltage reference for chopper circuit which determines the maximum motor winding current by regulating the PWM duty cycle. The SENSE resistors should satisfy the equations  $R_{S1} = R_{S2} = V_{REF} / I_{MAX}$ where I<sub>MAX</sub> is the maximum motor winding current.

#### R<sub>X</sub>, C<sub>X</sub>, CLK

These three pins can be configured in one of three ways to obtain the primary clock. A crystal connected between RX and CLK pins or a resistor-capacitor pair connected among all three pins (see Figure 4) can make use of the internal oscillator. Alternatively, the CLK pin can be driven from an external clock source.

# **DS0/DS1 Inputs**

The phase drive is blanked out between steps by switching outputs INH1 and INH2 low in order to reduce audible noise and power consumption. The duration of the blanking is selected by DS0 and DS1 according to Table 1.

#### Table 1

#### PHA / PHB / PHC / PHD Outputs

The state of these phase outputs are determined by the look-up table and are used to control either the left or right half of each of the H-Bridge drivers. A low on a phase output enables the bottom driver while a high on the output enables the top driver.

# **HOME** Output

Indicates Step0 state per Table 2 with a logic low.

# **INH1** / **INH2** Outputs

These outputs are used to provide PWM control to each of the two H-Bridge drivers.

The information included herein is believed to be accurate and reliable. However, LSI Computer Systems, Inc. assumes no responsibilities for inaccuracies, or for any infringements of patent rights of others which may result from its use.



|                                                            | ABSOLUTE MAXIMUM RATI     | NGS:                |                                  |            |      |      |                                    |  |  |  |  |  |
|------------------------------------------------------------|---------------------------|---------------------|----------------------------------|------------|------|------|------------------------------------|--|--|--|--|--|
| I                                                          | PARAMETER                 | SYMBOL              | VALUE                            |            | UNIT |      |                                    |  |  |  |  |  |
| I                                                          | DC Supply Voltage         | $V_{DD}$ - $V_{SS}$ | +7                               |            | V    |      |                                    |  |  |  |  |  |
| I                                                          | Any Input Voltage         | VIN                 | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ |            | V    |      |                                    |  |  |  |  |  |
| I                                                          | Operating Temperature     | TA                  |                                  | -20 to +85 |      | °C   |                                    |  |  |  |  |  |
|                                                            | Storage Temperature       | T <sub>STG</sub>    | -85 to +150                      |            | °C   |      |                                    |  |  |  |  |  |
| ELECTRICAL SPECIFICATIONS (-25°C < T <sub>A</sub> < +85°C) |                           |                     |                                  |            |      |      |                                    |  |  |  |  |  |
| I                                                          | PARAMETER                 | SYMBOL              | MIN                              | ΤΥΡ        | MAX  | UNIT | CONDITIONS                         |  |  |  |  |  |
| I                                                          | Supply Voltage            | V <sub>DD</sub>     | 3.0                              | -          | 5.5  | V    | -                                  |  |  |  |  |  |
| I                                                          | Supply Current            | IDD                 | -                                | -          | 2.0  | mA   | Outputs floating, Inputs high      |  |  |  |  |  |
| I                                                          | CLK frequency             | fc                  |                                  | 8.0        | -    | MHz  | -                                  |  |  |  |  |  |
| I                                                          | Enable Propagation Delay  | t <sub>epd</sub>    | 100                              | -          | -    | ns   | ·                                  |  |  |  |  |  |
| I                                                          | FRD/RVRS Setup Time       | t <sub>ds</sub>     | 0                                | _          | _    | μs   |                                    |  |  |  |  |  |
| I                                                          | (before step pulse)       |                     |                                  |            |      | •    |                                    |  |  |  |  |  |
| I                                                          | Step Pulse Width          | SPW                 | 1.0                              | -          | -    | μs   | at f <sub>c</sub> = 8 MHz          |  |  |  |  |  |
| I                                                          | Interstep Pulse Delay     | ISD                 | 32                               | -          | -    | μs   | at fc = 8 MHz                      |  |  |  |  |  |
| I                                                          | Interstep Phase Blanking  | IPB                 | 1.25                             | -          | 5.0  | μs   | at fc = 8 MHz                      |  |  |  |  |  |
| I                                                          | Reset Pulse Width         | Rpw                 | 1.0                              | -          | -    | μs   | at $f_c = 8 \text{ MHz}$           |  |  |  |  |  |
| I                                                          | Reset to Step Pulse Delay | t <sub>rs</sub>     | 0                                | -          | -    | μs   | -                                  |  |  |  |  |  |
| I                                                          | Hi-Level Input Voltage    | VIH                 | 2                                | -          | -    | V    | $V_{DD} = 5 \pm 0.25 V$            |  |  |  |  |  |
| I                                                          | Low-Level Input Voltage   | VIL                 | -                                | -          | 0.8  | V    | $V_{DD} = 5 \pm 0.25 V$            |  |  |  |  |  |
| I                                                          | High-Level Input Current  | lΗ                  | -                                | -          | 50   | nA   | Leakage Current                    |  |  |  |  |  |
| I                                                          | Low-Level Input Current   | L                   | -                                |            | 50   | nA   | Leakage Current                    |  |  |  |  |  |
| I                                                          | Output Sink Current       | lo                  | -10                              |            | -    | mA   | $V_{\rm O}=0.4V, V_{\rm DD}=5V$    |  |  |  |  |  |
| I                                                          |                           | lo                  | -5                               |            | -    | mA   | $V_{O} = 0.4 V$ , $V_{DD} = 3.3 V$ |  |  |  |  |  |
| I                                                          | Output Source Current     | lo                  | 5                                |            | -    | mA   | $V_O = 4V$ , $V_{DD} = 5V$         |  |  |  |  |  |
| I                                                          |                           | lo                  | 2.5                              | -          | -    | mA   | $V_{O} = 2.5V, V_{DD} = 3.3V$      |  |  |  |  |  |
|                                                            | Comparator Offset Voltage | Vos                 | -                                | 5          | 15   | mV   | $V_{REF} = 1V$                     |  |  |  |  |  |
|                                                            | Input Reference Voltage   | V <sub>REF</sub>    | 0.5                              | -          | 3.0  | V    | $V_{DD} = 5V$                      |  |  |  |  |  |
|                                                            |                           | VREF                | 0.5                              | -          | 1.5  | V    | $V_{DD} = 3.3V$                    |  |  |  |  |  |
| н                                                          |                           |                     |                                  |            |      |      |                                    |  |  |  |  |  |



FIGURE 3. RC OSCILLATOR FOR CLOCK GENERATOR

| RPW                                                   |  |
|-------------------------------------------------------|--|
|                                                       |  |
| STEP                                                  |  |
| РНА                                                   |  |
| РНВ                                                   |  |
| PHC                                                   |  |
| PHD                                                   |  |
|                                                       |  |
|                                                       |  |
| HOME                                                  |  |
| FIGURE 4. PARTIAL SEQUENCE IN FORWARD HALF- STEP MODE |  |
|                                                       |  |
|                                                       |  |
|                                                       |  |
|                                                       |  |
|                                                       |  |
|                                                       |  |
|                                                       |  |
|                                                       |  |







|          |                                         |           |       | າ                         |   |   |   |            |  |  |
|----------|-----------------------------------------|-----------|-------|---------------------------|---|---|---|------------|--|--|
| STED N   | TABLE 2 STEP NUMBER % DUTY CYCLE PHASES |           |       |                           |   |   |   |            |  |  |
| FULL 1/2 |                                         | INH1 INH2 |       | PHASES<br>PHA PHB PHC PHD |   |   |   | STEP ANGLE |  |  |
|          | 0                                       | 100       |       | <u>гпа</u><br>1           | 0 |   | 0 | НОМЕ       |  |  |
| 0        | 0                                       |           | 70.7  | 1                         | • | 1 | • |            |  |  |
|          | 1                                       | 70.7      | 70.7  |                           | 0 |   | 0 | 45         |  |  |
| 1        | 2                                       | 0         | 100   | 0                         | 1 | 1 | 0 | 90         |  |  |
|          | 3                                       | -70.7     | 70.7  | 0                         | 1 | 1 | 0 | 135        |  |  |
| 2        | 4                                       | -100      | 0     | 0                         | 1 | 0 | 1 | 180        |  |  |
|          | 5                                       | -70.7     | -70.7 | 0                         | 1 | 0 | 1 | 225        |  |  |
| 3        | 6                                       | 0         | -100  | 1                         | 0 | 0 | 1 | 270        |  |  |
|          | 7                                       | 70.7      | -70.7 | 1                         | 0 | 0 | 1 | 315        |  |  |
| 0        | 0                                       | 100       | 0     | 1                         | 0 | 1 | 0 | HOME       |  |  |



